# 80286 Microprocessor

Department of Computer Science and Engineering BRAC University

Course ID: CSE - 341

**Course Title: Microprocessors** 

# 80186

- □ 80186 is a 16 bit microprocessor with 16 bit data bus and 20 bit address bus similar to 8086.
- □ 80186 has several additional functional chips:
  - clock generator
  - □ 2 independent DMA channels
  - □ PIC
  - □ 3 programmable 16-bit timers
- □ more a microcontroller than a microprocessor
- used mostly in industrial control applications

# 80286

# Comparison between 8086 and 80286

| 8086                                                                                    | 80286                                                                    |
|-----------------------------------------------------------------------------------------|--------------------------------------------------------------------------|
| 1. 16 bit microprocessor                                                                | 1. 16 bit microprocessor                                                 |
| 2. Data bus is 16 bit (D0 to D15)                                                       | 2. Data bus is 16 bit (D0 to D15)                                        |
| 3. Address bus is 20 bit (A0 to A19)                                                    | 3. Address bus is 24 bit (A0 to A23)                                     |
| 4. Works in two modes (Minimum and Maximum)                                             | 4. Works in two modes (Real and Virtual protected Mode)                  |
| 5. Has Multiplexed buses so the number of pins are 40.                                  | 5. Has non-multiplexed buses so the number of pins are 68.               |
| 6. Operates between 5 to 10 MHz having standard frequency of 6MHz. So slower than 80286 | 6. Operates in 8 MHz, 10 MHz & 12.5 MHz . So faster than 8086            |
| 7. Does not support memory management and protection                                    | 7. High performance microprocessor with memory management and protection |

CSE – 341 : Microprocessors BRAC University

# Intel 80286 has 2 operating modes:

### Real Address Mode:

- □ 80286 is just a fast 8086 --- up to 6 times faster
- All memory management and protection mechanisms are disabled
- ☐ 286 is object code compatible with 8086

### Protected Virtual Address Mode

- 80286 works with all of its memory management and protection capabilities with the advanced instruction set.
- ☐ it is source code compatible with 8086

# 80286 INTERNAL ARCHITECTURE



# Address unit



# **Bus Interface unit**



# Instruction unit



# **Execution** unit



# **Functional Parts**

- 1. Address unit
- 2. Bus Interface unit
- 3. Instruction unit
- 4. Execution unit



### **Address Unit**

- Calculate the physical addresses of the instruction and data that the CPU want to access
- Address lines derived by this unit may be used to address different peripherals.
- Physical address computed by the address unit is handed over to the Bus Unit.

# **Bus Interface Unit**

- Performs all memory and I/O read and write operations.
- ☐ Take care of communication between CPU and a coprocessor.
- $\square$  Transmit the physical address over address bus  $A_0 A_{23}$ .
- Prefetcher module in the bus unit performs this task of prefetching.
- Bus controller controls the prefetcher module.
- □ Fetched instructions are arranged in a 6 byte prefetch queue.

# **Instruction** Unit

- Receive arranged instructions from 6 byte prefetch queue.
- Instruction decoder decodes up to 3 prefetched instruction and are latched them onto a decoded instruction queue.
- ☐ Output of the decoding circuit drives a control circuit in the Execution unit.

### **Execution** unit

- EU executes the instructions received from the decoded instruction queue sequentially.
- Contains Register Bank.
- contains one additional special register called Machine status word (MSW) register --- lower 4 bits are only used.
- ALU is the heart of execution unit.
- After execution ALU sends the result either over data bus or back to the register bank.

# Register organization of 80286

- The 80286 CPU contains the same set of registers, as in 8086.
  - Eight 16-bit general purpose registers.
  - Four 16 bit segment registers.
  - One Flag register.
  - One Instruction pointer.

# plus

one new 16-bit machine status word (MSW) register



CSE – 341 : Microprocessors BRAC University

# Flag Register



# IOPL – Input Output Privilege Level flags (bit D12 and D13)



# NT - Nested task flag (bit D14)

- When set, it indicates that one system task has invoked another through a CALL instruction as opposed to a JMP.
- For multitasking this can be manipulated to our advantage

# IOPL – Input Output Privilege Level flags (bit D12 and D13)

- IOPL is used in protected mode operation to select the privilege level for I/O devices. If the current privilege level is higher or more trusted than the IOPL, I/O executed without hindrance.
- If the current privilege level is lower than the IOPL, an interrupt occurs, causing execution to suspend.
- Note that IOPL 00 is the highest or more trusted; and IOPL 11 is the lowest or least trusted.

# **Machine Status Word Register**

### Consist of four flags

- □ PE,
- MP,
- EM and

# **Machine Status Word...**



# ☐ PE - Protection enable

Protection enable flag places the 80286 in protected mode, if set. This can only be cleared by resetting the CPU.

- □ MP Monitor processor extension
  - Flag allows WAIT instruction to generate a processor extension.

# EM – Emulate processor extension flag:

if set, causes a processor extension absent exception and permits the emulation of processor extension by CPU.

TS – Task switch: if set, this flag allows task switching and if TS=0 there is no task switching. Task switching means the operating system switches from one task to another.

# 80286 ADDRESS TRANSLATION-S EGMENTATION

# **Operating Modes of 80286**

- □ 80286 operates in either the
  - □ **real** or
  - protected mode.
- Real mode operation allows addressing of only the first IM byte of memory space—even in Pentium or Core2 microprocessor.
  - the first IM byte of memory is called the real memory, conventional memory, or DOS memory system

# Why is this Real Mode there?

- Protected Mode cannot be entered directly To work in protected mode, various system tables are required. They are:
- 1) Global Descriptor Table
- Local Descriptor Table
- 3) Page Tables

# **Segments and Offsets**

- All real mode memory addresses must consist of a segment address plus an offset address.
  - segment address defines the beginning address of any 64K-byte memory segment
  - offset address selects any location within the 64K byte memory segment

# **Protected Mode:**

- □ In real mode, PE=0
- □ When PE=1,80286 enters into protected mode
- Then it continues to work in protected mode till the time processor is turned off
- Thus, after entering into protected mode, PE bit cannot be made 0.
- In protected mode, the calculation of physical address is different than that of real mode.

# **Protected Mode: Virtual Address**

- Virtual address is the combination of segment address and offset address.
- Segment address tells which segment will be accessed. So, from segment address, the number of segments are to be known.
- Offset address tells the location within the segment and from it the maximum size of the segment is known

# **Descriptor**

- There are mainly the LDT and GDT
- Global descriptors contain segment definitions that apply to all programs.
- Local descriptors are usually unique to an application.
  - a global descriptor might be called a system descriptor, and local descriptor an application descriptor

# Contents of segment register



Segment descriptors are each 8k bytes

# 80286 Address Translation- Segmentation OFFSET (16)



CSE – 341 : Microprocessors

**BRAC** University

# PROTECTED MODE MEMORY ADDRESSING

- Protected mode is where Windows operates.
- In place of a segment address, the segment register contains a selector that selects a descriptor from a descriptor table.
- ☐ The **descriptor** describes the memory segment's location, length, and access rights.

- Descriptors are chosen from the descriptor table by the segment register.
  - register contains a 13-bit selector field, a table selector bit, and requested privilege level field
- The **TI bit** selects either the global or the local descriptor table.
- Requested Privilege Level (RPL) requests the access privilege level of a memory segment.
  - If privilege levels are violated, system normally indicates an application or privilege level violation

### **Selectors and Descriptors**

- The **selector**, located in the segment register, selects one of 8192 **descriptors** from one of two tables of descriptors.
- Descriptor describes the location, length, and access rights of the segment of memory.
- In protected mode, this segment number can address any memory location in the system.
- Indirectly, the segment register still selects a memory segment, but not directly as in real mode.

- Global descriptors contain segment definitions that apply to all programs.
- Local descriptors are usually unique to an application.
  - a global descriptor might be called a system descriptor, and local descriptor an application descriptor
- The global descriptor table's base address is stored in GDTR
- The local descriptor table's base address is stored in LDTR
- The two privileged instructions LGDT and LLDT loads the GDTR and LDTR.

# 80286 Descriptor

### The 80286 descriptors



### The 80286 descriptors

The 80286 descriptor has 3 parts:

#### I) Limit:

16-bit limit or size allows memory segment lengths of max<sup>m</sup> 64K bytes.

#### 2)Base:

- The base address of the descriptor indicates the starting location of the memory segment.
  - the paragraph boundary limitation is removed in protected mode
  - segments may begin at any address

#### 3) Access rights byte:

It controls access to the protected mode segment.

- describes segment function in the system and allows complete control over the segment
- if the segment is a data segment, the direction of growth is specified

### **Access Right Byte**



### Access Right Byte --- Bit 7 Present?



P=1 Valid Descriptor info, Segment is mapped into physical memory
 P=0 Descriptor is undefined, no mapping to physical memory exists

### Access Right Byte --- Bit 5,6 Privilege Level



Sets the Descriptor privilege level necessary for protection

### Access Right Byte --- Bit 4 Descriptor Type



### Access Right Byte --- Bit 3 Executable?



E=0 No Data/Stack Segment

E=1 YES Code Segment

ED=0 Segment expands upward (Data segment)

ED=1 Segment expands downward (Stack Segment)



Bit 2



### **Access Right Byte --- Bit 1**



R=0 Code Segment execute only, not readable

R=1 Code Segment both executable & readable

### Access Right Byte --- Bit 0 Accessed?



### 80286 Protection

#### **Protection Mechanism**

There are three checks in protection mechanism:

- Limit Check
- □ Type Check
- □ Privilege Check

#### **Limit Check**

- Offset is compared with the limit
- ☐ For 8 bit data,
- Offset < = Limit
- ☐ For 16 bit data,
- Offset < = Limit I

### Type Check

## S E ED W Or S E C R

**DESCRIPTOR BITS** 

### **Privilege Check**



### **Privilege Check**

- Descriptor Privilege Level (DPL) It is the privilege level of the segment to be accessed. It is there in the target segment descriptor.
- □ Request Privilege Level (RPL) It is the privilege level of the program to be executed.
- □ Current Privilege Level (CPL) It is there in the code segment register that is currently running.
- □ Effective Privilege Level (EPL) Max (CPL,RPL)

### **Privilege Check**



### Privilege levels and Protection

- Every segment has an associated privilege level and hence any code segment will have an associated privilege level.
- The CPL (Current Privilege Level) of a process is the privilege level of the code segment, the code stored in which, it is executing.
- A process can access segments that have privilege levels numerically greater than or equal to (less privileged than) its CPL.

### Thank You!! and

